# 100GBASE-DWDM QSFP28 DCO Fixed Grid C-Band Tunable 100GigE Duplex LC Industrial Temp SFF-8636 Compliant

The ENET 100G-QSFP28-DCOi QSFP28 Digital Coherent Optics (DCO) transceiver supports 100G transmission over distances up to 120km (dispersion limited, optionally extendable to 300km) for edge network applications. On the host side, the module can accommodate IEEE 100GE Ethernet or ITU-T OTN OTU4 signals. The line side coherent interface specifications are aligned with IEEE Std. 802.3-2022 100GBASE-ZR [8] and ITU-T G.698.2 DW50U-8A2(C) F / DW100U-8A2(C)F [11], which define a 27.95GBd dual-polarization differential QPSK modulation format.

The module has a industrial temperature (-40°C to 85°C) with power dissipation of less than 6.0W. The local oscillator laser is full C-band tunable and the transceiver can optionally be configured to support Flextune™ automatic wavelength tuning.

The transceiver module is compliant to the Specification for QSFP+ 28 Gb/s 4X Pluggable Transceiver Solution (QSFP28) [1] and specifications referenced therein [2-7]. The transceiver is RoHS compliant and lead-free per Directive 2011/65/EU [19].

### **KEY FEATURES**

- Digital Coherent Optics module, hot-pluggable QSFP28 form factor
- IEEE 100G Ethernet (CAUI-4) or ITU-T 100G OTN (OTL4.4) compliant host interface
- 100G optical coherent interface with DP-DQPSK modulation and Staircase FEC per IEEE Std. 802.3-2022 100GBASE-ZR or ITU-T 709.2
- · Transmission reach:
  - » Up to 80km unamplified (loss limited)
  - » Up to 120km amplified (dispersion limited, optionally extendable to 300km)
- Full C-band tunable, 50GHz or 100GHz grid with optional FlextuneTM automatic wavelength tuning
- Case temperature range -40°C to 85°C (I-temp)
- Power dissipation < 6.0W (I-temp)</li>
- · Remote digital diagnostics monitoring



ENETusa.com • (888) 235-2097 ©2024 NSI Industries

ENET\_100G-QSFP28-DCOi\_SpecSheet.pdf 240911

# 



#### **APPLICATIONS**

- Access and aggregation networks
- · Cable TV networks
- Wireless front-haul & mid-haul

### **TABLE OF CONTENTS**

| Pin Definitions                                        |
|--------------------------------------------------------|
| Absolute Maximum Rating 4                              |
| Environmental Specifications                           |
| Data Path4                                             |
| A. Host Interface Modes 5                              |
| B. Line Interface Modes 5                              |
| C. Data Path Parameters5                               |
| Electrical Characteristics                             |
| A. Power & Low-Speed I/O 6                             |
| B. High-Speed Data I/O 7                               |
| Optical Characteristics                                |
| A. General                                             |
| B. Transmitter 8                                       |
| C. Receiver 9                                          |
| Module Management Timing Characteristics               |
| A. Common Management Interface Specification (CMIS) 10 |
| B. SFF-8636 Management Interface11                     |
| Optical 13                                             |
| Digital Management and Diagnostics Functions 13        |
| Memory Contents                                        |
| Mechanical Specifications. 13                          |



### **PIN DEFINITIONS**

### Top side viewed from top



Host sic

#### Bottom side viewed from bottom



Figure 1 QSFP28-compliant 38-pin connector (per SFF-8679)



Host side



### PIN DEFINITIONS CONTINUED

| Pin | Logic      | Symbol       | Description                                                                                      | Plug<br>Sequence <sup>2</sup> | Notes |
|-----|------------|--------------|--------------------------------------------------------------------------------------------------|-------------------------------|-------|
| 1   |            | GND          | Ground                                                                                           | 1                             | 1     |
| 2   | CML-I      | Tx2n         | Transmitter inverted data input                                                                  | 3                             |       |
| 3   | CML-I      | Tx2p         | Transmitter non-inverted data input                                                              | 3                             |       |
| 4   |            | GND          | Ground                                                                                           | 1                             | 1     |
| 5   | CML-I      | Tx4n         | Transmitter inverted data input                                                                  | 3                             |       |
| 6   | CML-I      | Tx4p         | Transmitter non-inverted data input                                                              | 3                             |       |
| 7   |            | GND          | Ground                                                                                           | 1                             | 1     |
| 8   | LVTTL-I    | ModSelL      | Module select                                                                                    | 3                             |       |
| 9   | LVTTL-I    | ResetL       | Module reset                                                                                     | 3                             |       |
| 10  |            | VccRx        | +3.3V power supply receiver                                                                      | 2                             | 2     |
| 11  | LVCMOS-I/O | SCL          | 2-wire serial interface clock                                                                    | 3                             |       |
| 12  | LVCMOS-I/O | SDA          | 2-wire serial interface data                                                                     | 3                             |       |
| 13  |            | GND          | Ground                                                                                           | 1                             | 1     |
| 14  | CML-O      | Rx3p         | Receiver non-inverted data output                                                                | 3                             |       |
| 15  | CML-O      | Rx3n         | Receiver inverted data output                                                                    | 3                             |       |
| 16  |            | GND          | Ground                                                                                           | 1                             | 1     |
| 17  | CML-O      | Rx1p         | Receiver non-inverted data output                                                                | 3                             |       |
| 18  | CML-O      | Rx1n         | Receiver inverted data output                                                                    | 3                             |       |
| 19  |            | GND          | Ground                                                                                           | 1                             | 1     |
| 20  |            | GND          | Ground                                                                                           | 1                             | 1     |
| 21  | CML-O      | Rx2n         | Receiver inverted data output                                                                    | 3                             |       |
| 22  | CML-O      | Rx2p         | Receiver non-inverted data output                                                                | 3                             |       |
| 23  |            | GND          | Ground                                                                                           | 1                             | 1     |
| 24  | CML-O      | Rx4n         | Receiver inverted data output                                                                    | 3                             |       |
| 25  | CML-O      | Rx4p         | Receiver non-inverted data output                                                                | 3                             |       |
| 26  |            | GND          | Ground                                                                                           | 1                             | 1     |
| 27  | LVTTL-O    | ModPrsL      | Module present                                                                                   | 3                             |       |
| 28  | LVTTL-O    | IntL/RxLOSL  | Interrupt. Optionally configurable as RxLOSL via the management interface (CMIS / SFF-8636).     | 3                             |       |
| 29  |            | VccTx        | +3.3V power supply transmitter                                                                   | 2                             | 2     |
| 30  |            | Vcc1         | +3.3V power supply                                                                               | 2                             | 2     |
| 31  | LVTTL-I    | LPMode/TxDIS | Low power mode. Optionally configurable as TxDis via the management interface (CMIS / SFF-8636). | 3                             |       |
| 32  |            | GND          | Ground                                                                                           | 1                             | 1     |
| 33  | CML-I      | Tx3p         | Transmitter non-inverted data input                                                              | 3                             |       |
| 34  | CML-I      | Tx3n         | Transmitter inverted data input                                                                  | 3                             |       |
| 35  |            | GND          | Ground                                                                                           | 1                             | 1     |
| 36  | CML-I      | Tx1p         | Transmitter non-inverted data input                                                              | 3                             |       |
| 37  | CML-I      | Tx1n         | Transmitter inverted data input                                                                  | 3                             |       |
| 38  |            | GND          | Ground                                                                                           | 1                             | 1     |

### **Notes:**

- 1. GND is the symbol for signal and supply (power) common for the module. All are common within the module and all module voltages are referenced to this potential unless otherwise noted. Connect these directly to the host board signal-common ground plane.
- 2. VccRx, Vcc1 and VccTx are applied concurrently and may be internally connected within the module in any combination.
- 3. Plug Sequence specifies the mating sequence of the host connector and module. The sequence is 1, 2, 3 (see Figure 1 for pad locations).





### **ABSOLUTE MAXIMUM RATINGS**

Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability.

| Parameter                      | Conditions                           | Symbol          | Min                | Max  | Unit |     |
|--------------------------------|--------------------------------------|-----------------|--------------------|------|------|-----|
| DC supply voltage              |                                      | V <sub>CC</sub> | -0.3               | 3.6  | V    |     |
| Low speed I/O voltages         |                                      |                 |                    | -0.3 | 3.6  | V   |
| Storage temperature            |                                      | T <sub>S</sub>  | -40                | 85   | °C   |     |
| Coop an arating to manage turn | Central office applications (C-temp) |                 | T <sub>OP</sub>    | -40  | 85   | °C  |
| Case operating temperature     |                                      |                 |                    |      |      |     |
| Relative humidity              | Non-condensing                       |                 | RH                 | 5    | 95   | %   |
| Rx input power                 |                                      |                 | P <sub>RX,in</sub> |      | 10   | dBm |
| ESD damage threshold           | Human body model (HBM)               | DC pins         |                    | 2000 |      | V   |
| ESD damage threshold           | numan body model (nbm)               | RF pins         |                    | 1000 |      | v   |

Caution: Use of controls or adjustments or performance of procedures other than those specified herein may result in hazardous radiation exposure.

#### **ENVIRONMENTAL SPECIFICATIONS**

| Parameter                  | Conditions                   |           | Symbol          | Min | Max | Unit |
|----------------------------|------------------------------|-----------|-----------------|-----|-----|------|
| Storage temperature        |                              |           | T <sub>S</sub>  | -40 | 85  | °C   |
| Case operating temperature | Outside plant appl // topan  | Long term | т               | -20 | 85  | °C   |
|                            | Outside plant appl. (I-temp) | Start-up  | T <sub>OP</sub> | -40 | 85  | C    |
| Relative humidity          | Non-condensing               |           | RH              | 5   | 85  | %    |

### **DATA PATH**



Figure 2 High-level block diagram of 100G-QSFP28-DCOi module data path



## **DATA PATH CONTINUED**

## A. Host Interface Modes

| Host Interface ID [18] |                                    |     | Forward Error<br>Correction Code | Nominal Symbol<br>Rate (GBd) | Supported Line<br>Interface IDs [18] |
|------------------------|------------------------------------|-----|----------------------------------|------------------------------|--------------------------------------|
| 100G-QSFP28-DCOi       |                                    |     |                                  |                              |                                      |
| 65 [8]                 | CAUI-4 C2M without FEC             | NRZ | None                             | 25.78125                     | 68, 192, 193                         |
| 66 [8]                 | CAUI-4 C2M<br>with RS(528,514) FEC | NRZ | RS(528,514)                      | 25.78125                     | 68, 192, 193                         |

### **B. Line Interface Modes**

| LINE Interface ID [18] | Line Interface<br>Description [18] | Modulation | Forward Error<br>Correction Code | Nominal Symbol<br>Rate (GBd) | Spectral Shaping |
|------------------------|------------------------------------|------------|----------------------------------|------------------------------|------------------|
| 100G-QSFP28-DCOi       |                                    |            |                                  |                              |                  |
| 68 [8]                 | 100GBASE-ZR<br>(Clause 154)        | DP-DQPSK   | Staircase (SC)                   | 27.9525                      | None             |

### C. Data Path Parameters

| Parameter                       | Min                     | Мах | Unit | Notes |   |
|---------------------------------|-------------------------|-----|------|-------|---|
| Latency                         |                         |     |      |       |   |
| End to and module transit delay | 100G DQPSK SC line mode |     | 17   |       |   |
| End-to-end module transit delay | 100G DQPSK RS line mode |     | 3    | μs    |   |
| Delay variation                 | 100GE CAUI-4 host mode  | -10 | 10   |       |   |
|                                 | OTU4 OTL4.4 host mode   |     | 6    | ns    | 1 |

#### **Notes:**

1. Maximum delay variation for a pair of 100G-QSFP28-DCOi modules over time, including cold restarts, when delay variation is filtered with a low-pass filter with 0.1Hz bandwidth. This is to support transparent transport of IEEE 1588-2019 Precision Time Protocol messages enabling Class C operation.

#### TECHNICAL SPECIFICATIONS

# 100G-QSFP28-DCOi



## **ELECTRICAL CHARACTERISTICS**

# A. Power & Low Speed I/O

| Parameter                                                   | Conditions                                                 |                              | Symbol                | Min                  | Тур                  | Max                              | Unit | Notes |
|-------------------------------------------------------------|------------------------------------------------------------|------------------------------|-----------------------|----------------------|----------------------|----------------------------------|------|-------|
| Power supply - General                                      |                                                            |                              |                       |                      |                      |                                  |      |       |
| Power supply voltages                                       | Including ripple, dro                                      | oop and noise below 100kHz   |                       | 3.135                | 3.300                | 3.465                            | V    |       |
| Host RMS noise output                                       | 10Hz - 10MHz                                               | 10Hz - 10MHz                 |                       |                      |                      | 25                               | mV   |       |
| Module RMS noise output                                     | 10Hz - 10MHz                                               |                              |                       |                      |                      | 15                               | mV   |       |
| Module supply noise tolerance                               | 10Hz - 10MHz, peak-                                        | to-peak                      | PSNR <sub>mod</sub>   |                      |                      | 66                               | mV   |       |
| Module inrush                                               | Instantaneous peak                                         | duration                     | T <sub>ip</sub>       |                      |                      | 50                               | μs   |       |
| Module III usii                                             | Initialization time                                        |                              | T <sub>init</sub>     |                      |                      | 500                              | ms   |       |
| Power supply - Low power mode                               |                                                            |                              |                       |                      |                      |                                  |      |       |
| Power dissipation                                           |                                                            |                              | P <sub>lp</sub>       |                      |                      | 1.5                              | W    |       |
|                                                             | Instantaneous peak                                         | current                      | I <sub>CC,lp,ip</sub> |                      |                      | 600                              |      |       |
| Power supply current                                        | Sustained peak curr                                        | ent                          | I <sub>CC,sp,lp</sub> |                      |                      | 495                              | mA   |       |
|                                                             | Steady state current                                       | :                            | I <sub>CC,lp</sub>    |                      |                      | 478                              |      | 1     |
| Power supply - High power mode (Ce                          | ntral office application                                   | ons - 100G-QSFP28-DCOi)      |                       |                      |                      |                                  |      |       |
| Power dissipation                                           |                                                            |                              |                       |                      |                      | 6.0                              | W    |       |
|                                                             | Instantaneous peak                                         | $I_{CC,lp,hp}$               |                       |                      | 2200                 |                                  |      |       |
| Power supply current                                        | Sustained peak curr                                        | I <sub>CC,sp,hp</sub>        |                       |                      | 1980                 | mA                               |      |       |
|                                                             | Steady state current                                       | I <sub>CC,hp</sub>           |                       |                      | 1914                 |                                  | 1    |       |
| Low speed I/O                                               |                                                            |                              |                       |                      |                      |                                  |      |       |
| Clock frequency, SCL                                        | Default                                                    | Default                      |                       |                      | 400                  |                                  | kHz  |       |
| clock frequency, SCL                                        | Fast mode+                                                 |                              | - f <sub>SCL</sub>    |                      | 1000                 |                                  | KIIZ |       |
| Output voltage, SCL and SDA                                 | Output low                                                 |                              | V <sub>OL</sub>       | 0.0                  |                      | 0.4                              | V    |       |
| Output voltage, SCL and SDA                                 | Output high                                                |                              | V <sub>OH</sub>       | V <sub>CC-0.5</sub>  |                      | V <sub>CC+0.3</sub>              | v    |       |
| Input voltage, SCL and SDA                                  | Input low                                                  |                              | VIL                   | -0.3                 |                      | 0.3×V <sub>CC</sub>              | V    |       |
| input voltage, SCL and SDA                                  | Input high                                                 |                              | V <sub>IH</sub>       | 0.7×V <sub>CC</sub>  |                      | V <sub>CC</sub> + <sub>0.5</sub> | v    |       |
| Capacitance for SCL and SDA I/O signal                      |                                                            |                              | Ci                    |                      |                      | 14                               | pF   |       |
| Total bus capacitive load for SCL                           | 400kHz clock rate                                          | 3.0kΩ pull-up resistor, max. | Cb                    |                      |                      | 100                              | pF   | 2     |
| and SDA                                                     | 400KHZ CIOCK Fate                                          | 1.6kΩ pull-up resistor, max. | CD                    |                      |                      | 200                              | Pi   |       |
| Innut valta ga/auggant I DMa da/                            | input voltage, low                                         | V <sub>IL</sub>              | -0.3                  |                      | 0.8                  | V                                |      |       |
| Input voltage/current, LPMode/<br>TxDis, ResetL and ModSelL | input voltage, high                                        | V <sub>IH</sub>              | 2.0                   |                      | V <sub>CC</sub> +0.3 | v                                |      |       |
| ,                                                           | Input current, 0V < V <sub>in</sub> < V <sub>CC</sub>      |                              | lin                   | -365                 |                      | 125                              | μΑ   |       |
| Output voltage, ModPrsL                                     | Output low, I <sub>OL</sub> = 2m                           |                              | V <sub>OL</sub>       | 0.0                  |                      | 0.4                              | V    |       |
| and IntL/RxLOSL                                             | Output high, $10k\Omega$ pull-up resistor to host $V_{CC}$ |                              | V <sub>OH</sub>       | V <sub>CC</sub> +0.5 |                      | V <sub>CC</sub> +0.3             | •    |       |

## **Notes:**

- 1. The module will stay within its advertised power class for all supply voltages.
- 2. For 1000kHz clock rate, refer to Figure 6-4 in [2]

# 

# 100G-QSFP28-DCOi

# **ELECTRICAL CHARACTERISTICS** CONTINUED

# B. High Speed Data I/O

| Parameter                                          | Min Typ             | Max                                                  | Unit |  |  |  |
|----------------------------------------------------|---------------------|------------------------------------------------------|------|--|--|--|
| Transmitter (module input) – CAUI-4                |                     |                                                      |      |  |  |  |
| Signaling rate per lane                            |                     |                                                      | GBd  |  |  |  |
| Differential pk-pk input voltage tolerance         |                     |                                                      | mV   |  |  |  |
| Differential input return loss                     |                     |                                                      | dB   |  |  |  |
| Differential to common mode input return loss      | Per IEEE Std        |                                                      | dB   |  |  |  |
| Differential termination mismatch                  | Annex 8<br>Table 83 | ,                                                    | %    |  |  |  |
| Module stressed input test                         | Table 63            | DE-1                                                 |      |  |  |  |
| Single-ended voltage tolerance range               |                     |                                                      | V    |  |  |  |
| DC common mode voltage                             |                     |                                                      | mV   |  |  |  |
| Transmitter (module input) – OTL4.4                |                     |                                                      |      |  |  |  |
| Overload differential voltage pk-pk                |                     |                                                      | mV   |  |  |  |
| Common mode voltage                                |                     |                                                      | mV   |  |  |  |
| Differential termination resistance mismatch       |                     | Per OIF-CEI-04.0 [14],<br>Clause 13 CEI-28G-VSR,     |      |  |  |  |
| Differential return loss                           |                     |                                                      |      |  |  |  |
| Differential mode to common mode conversion        | _ Table 1           | .3-2                                                 | dB   |  |  |  |
| Stressed input test                                |                     |                                                      |      |  |  |  |
| Receiver (module output) – CAUI-4                  |                     |                                                      |      |  |  |  |
| Signaling rate per lane                            |                     | GBd                                                  |      |  |  |  |
| AC common-mode output voltage                      |                     | mV                                                   |      |  |  |  |
| Differential peak-to-peak output voltage           |                     | Per IEEE Std 802 3 [8]                               |      |  |  |  |
| Eye width                                          |                     |                                                      |      |  |  |  |
| Eye height, differential                           | Dor IEEE Std        |                                                      |      |  |  |  |
| Vertical eye closure                               |                     | Per IEEE Std 802.3 [8],<br>Annex 83E,<br>Table 83E–3 |      |  |  |  |
| Differential output return loss                    | Table 83            |                                                      |      |  |  |  |
| Common to differential mode conversion return loss |                     |                                                      | dB   |  |  |  |
| Differential termination mismatch                  |                     |                                                      | %    |  |  |  |
| Transition time                                    |                     |                                                      | ps   |  |  |  |
| DC common mode voltage                             |                     |                                                      | mV   |  |  |  |
| Receiver (module output) – OTL4.4                  |                     |                                                      |      |  |  |  |
| Differential voltage, pk-pk                        |                     |                                                      | mV   |  |  |  |
| Common mode voltage                                |                     |                                                      | mV   |  |  |  |
| Common mode noise, RMS                             |                     |                                                      | mV   |  |  |  |
| Differential termination resistance mismatch       |                     |                                                      | %    |  |  |  |
| Differential return loss                           | Por OIE CEL         | Per OIF-CEI-04.0 [14],<br>Clause 13 CEI-28G-VSR,     |      |  |  |  |
| Common mode to differential mode conversion        |                     |                                                      |      |  |  |  |
| Common mode return loss                            | Table 1             | dB                                                   |      |  |  |  |
| Transition time                                    |                     | Table 13-4                                           |      |  |  |  |
| Vertical eye closure                               |                     |                                                      | dB   |  |  |  |
| Eye width                                          |                     |                                                      | UI   |  |  |  |
| Eye height                                         |                     |                                                      | mV   |  |  |  |



# **OPTICAL CHARACTERISTICS**

## A. General

| Parameter                   | Conditions                                                                  | Symbol            | Min     | Тур      | Max     | Unit  |
|-----------------------------|-----------------------------------------------------------------------------|-------------------|---------|----------|---------|-------|
| Symbol rate                 |                                                                             | R <sub>baud</sub> |         | 27.95    |         | GBd   |
| Modulation format           |                                                                             |                   |         | DP-DQPSK |         |       |
| Channel frequency range     | 100GHz grid                                                                 |                   | 191.400 | 193.700  | 196.100 | THz   |
|                             | 50GHz grid                                                                  | VC                | 191.350 | 193.700  | 196.100 | 1 112 |
| Channel                     | 100GHz grid                                                                 | Δ.,               |         | 100      |         | GHz   |
| Channel spacing             | 50GHz grid                                                                  | Δv <sub>C</sub>   |         | 50       |         | GHZ   |
| Frequency accuracy          |                                                                             | δνς               | -1.8    |          | 1.8     | GHz   |
| Laser intrinsic linewidth   | Calculated based on FM<br>noise power spectral density<br>(PSD) measurement | LW                |         |          | 500     | kHz   |
| Side-mode suppression ratio | No modulation                                                               | SMSR              | 40      |          |         | dB    |
| Relative intensity noise    | Peak over 0.2GHz < f < 10GHz                                                | RIN               |         |          | -140    | dB/Hz |

## **B.** Transmitter

| Parameter                                               | Conditions                                                          | Symbol               | Min  | Тур | Max | Unit         |
|---------------------------------------------------------|---------------------------------------------------------------------|----------------------|------|-----|-----|--------------|
| Tx output power                                         |                                                                     | P <sub>TX,out</sub>  | -8   |     | -4  | dBm          |
| Tx output power monitor range                           |                                                                     | P <sub>Tx,mon</sub>  | -10  |     | -2  | dBm          |
| Tx output power monitor accuracy                        | Tx optical power monitor reading relative to actual Tx output power | δP <sub>TX,mon</sub> | -1.5 |     | 1.5 | dB           |
| Tx output power during tuning or when Tx disabled       |                                                                     | P <sub>TX,dark</sub> |      |     | -35 | dBm          |
| Tx spectral excursion                                   | ITU-T G.698.2 §7.2.3 [11]                                           |                      | -15  |     | 15  | GHz          |
| Tx output power imbalance between X-and Y-polarizations |                                                                     | ΔΡχ/Υ                |      |     | 1.5 | dB           |
| Tx XY skew                                              |                                                                     |                      |      |     | 6.0 | ps           |
| Tx IQ offset                                            |                                                                     |                      |      |     | -25 | dB           |
| Tx IQ imbalance                                         |                                                                     |                      |      |     | 1.0 | dB           |
| Tx quadrature error                                     |                                                                     |                      | -7.0 |     | 7.0 | o            |
| Tx IQ skew                                              |                                                                     |                      |      |     | 1.5 | ps           |
| Tx error vector magnitude mask ratio                    | ITU-T G.698.2 §7.2.12 [11], with 24dB/0.1nm noise loading           |                      |      |     | 23  | %            |
| Tx in-band optical signal to noise ratio                | Under modulation,  Δf  < 60 GHz                                     | OSNR <sub>in</sub>   | 40   |     |     | dB/<br>0.1nm |
| Tx out-of-band optical signal to noise ratio            | Under modulation,  Δf  > 60 GHz, excl. side mode peaks              | OSNR <sub>out</sub>  | 35   |     |     | dB/<br>0.1nm |
| Tx reflectance                                          |                                                                     |                      |      |     | -20 | dB           |

#### TECHNICAL SPECIFICATIONS

# 100G-QSFP28-DCOi



# **OPTICAL CHARACTERISTICS** CONTINUED

### C. Receiver

| Parameter                                      | Conditions                                  |                                                                  | Symbol                 | Min  | Max | UNIT         | Notes |
|------------------------------------------------|---------------------------------------------|------------------------------------------------------------------|------------------------|------|-----|--------------|-------|
| Rx total input power                           | Broadband                                   | Broadband                                                        |                        |      | 3   | dBm          |       |
| Rx signal input power (amplified)              | Full Rx OSNR tolera                         | Full Rx OSNR tolerance                                           |                        | -18  | 1   | dBm          |       |
| ex signat input power (amplified)              | Extended range                              |                                                                  | P <sub>Rx,sig</sub>    | -22  | 3   | UBIII        | 1     |
| Rx OSNR tolerance                              | Back-to-back,                               | 100G DQPSK SC                                                    |                        | 16.5 |     | dB/          |       |
| TX OSINI tolerance                             | PRx,sig > -18dBm                            | 100G DQPSK RS                                                    |                        | 21.5 |     | 0.1nm        |       |
| CD tolerance                                   | OSNR penalty < 0.5                          | idB                                                              |                        |      | 24  | ns/nm        |       |
| PMD tolerance                                  | OSNR penalty < 0.5                          | idB                                                              |                        |      | 10  | ps           |       |
| DGD tolerance                                  | OSNR penalty < 0.5                          | idB                                                              |                        |      | 20  | ps           |       |
| Tolerance to change in SOP                     | OSNR penalty < 0.5                          | idB                                                              |                        |      | 50  | krad/s       |       |
|                                                | Change in                                   | 1dB PDL                                                          |                        |      | 0.5 |              |       |
| PDL OSNR penalty                               | principal state of polarization <           | 2dB PDL                                                          |                        |      | 1.0 | dB/<br>0.1nm |       |
|                                                | 1rad/ms                                     | 4dB PDL                                                          |                        |      | 3.0 | 0.111111     |       |
| Rx signal input power transient amplitude      |                                             | m steady state, transient<br>out power (amplified)<br>ty < 0.5dB |                        | -3   | 3   | dB           |       |
| Rx signal input power transient rise/fall time | Rise/fall time for th<br>OSNR penalty < 0.5 | ne above peak excursion,                                         |                        | 100  |     | μs           |       |
| Rx signal input power (unamplified)            | OSNR >                                      | 100G DQPSK SC                                                    |                        | -30  | 1   | dBm          |       |
| ex signat input power (unamplined)             | 35dB/0.1nm                                  | 100G DQPSK RS                                                    |                        | -24  | 1   | UDIII        |       |
| Rx signal input power monitor range            |                                             |                                                                  | P <sub>Rx,mon(s)</sub> | -21  | 3   | dBm          |       |
| Rx signal input power monitor accuracy         |                                             |                                                                  | $\delta P_{Rx,mon(s)}$ | -2.5 | 2.5 | dB           |       |
| Rx total input power monitor range             |                                             |                                                                  | P <sub>Rx,mon(t)</sub> | -21  | 6   | dB           |       |
| Rx total input power monitor accuracy          |                                             |                                                                  | $\delta P_{Rx,mon(t)}$ | -2.0 | 2.0 | dB           |       |
| Rx reflectance                                 |                                             |                                                                  |                        |      | -20 | dB           |       |

#### **Notes:**

1. Rx signal input power range over which performance can be guaranteed with <1dB OSNR penalty relative to Rx OSNR tolerance limit



# **MODULE MANAGEMENT TIMING CHARACTERISTICS**

# A. Common Management Interface Specification (CMIS)

| Parameter                                          | Conditions                                                                                                                                                                 | Symbol                     | Min | Тур | Max  | Unit | Notes |
|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----|-----|------|------|-------|
| MgmtInitDuration                                   | Time from power on <sup>1</sup> , hot plug or rising edge of reset until the high to low SDA transition of the Start condition for the first acknowledged TWI transaction. |                            |     |     | 2000 | ms   | 1     |
| ResetL Assert Time                                 | Minimum pulse time on the ResetL signal to initiate a module reset.                                                                                                        |                            | 10  |     |      | μs   |       |
| IntL/RxLOSL Mode Change Time                       | Time to change between IntL and RxLOSL modes of the dual-mode signal IntL/RxLOSL.                                                                                          |                            |     |     | 100  | ms   |       |
| LPMode/TxDis Mode Change<br>Time                   | Time to change between LPMode and TxDis modes of the LPMode/TxDis signal.                                                                                                  |                            |     |     | 100  | ms   |       |
| IntL Assert Time                                   | Time from occurrence of condition triggering IntL until Vout:IntL=Vol                                                                                                      |                            |     |     | 200  | ms   |       |
| IntL Deassert Time                                 | Time from clear on read <sup>2</sup> operation of associated flag until Vout:IntL=Voh. This includes deassert times for Rx LOS, Tx Fault and other flag bits.              |                            |     |     | 500  | μs   | 2     |
| RxLOS Assert Time                                  | Time from Rx LOS condition present to Rx LOS bit set (value = 1b) and IntL asserted3.                                                                                      |                            |     |     | 1    | ms   | 3     |
| RxLOS Deassert Time                                | Time from optical signal above the LOS deassert threshold to when the module releases the RxLOS signal to high.                                                            |                            |     |     | 3    | ms   |       |
| Tx Disable Assert Time                             | Time from Tx Disable bit set (value = 1b) <sup>4</sup> until optical output falls below 10% of nominal                                                                     |                            |     |     | 1    | ms   | 4     |
| Tx Disable Deassert Time                           | Time from Tx Disable bit cleared (value = 0b) <sup>4</sup> until optical output rises above 90% of nominal                                                                 |                            |     |     | 10   | S    | 4     |
| Tx Fault Assert Time                               | Time from Tx Fault state to Tx Fault bit set (value=1b) and IntL asserted.                                                                                                 |                            |     |     | 200  | ms   |       |
| Flag Assert Time                                   | Time from occurrence of condition triggering flag to associated flag bit set (value=1b) and IntL asserted.                                                                 |                            |     |     | 200  | ms   |       |
| Mask Assert Time                                   | Time from mask bit set (value=1b) <sup>5</sup> until associated IntL assertion is inhibited.                                                                               |                            |     |     | 100  | ms   | 5     |
| Mask Deassert Time                                 | Time from mask bit cleared (value=0b) <sup>5</sup> until associated IntL operation resumes.                                                                                |                            |     |     | 100  | ms   | 5     |
| Data Path Tx Turn On Max<br>Duration <sup>6</sup>  | Maximum duration of Tx Turn On state.                                                                                                                                      | see CMIS memory P01h: B168 |     |     |      | 6    |       |
| Data Path Tx Turn Off Max<br>Duration <sup>6</sup> | Maximum duration of Tx Turn Off state.                                                                                                                                     | see CMIS memory P01h: B168 |     |     |      | 6    |       |
| Data Path Deinit Max Duration <sup>6</sup>         | Maximum duration of DataPathDeInit state.                                                                                                                                  | see CMIS memory P01h: B144 |     |     |      | 6    |       |
| Data Path Init Max Duration <sup>6</sup>           | Maximum duration of DataPathInit state.                                                                                                                                    | see CMIS memory P01h: B144 |     |     |      | 6    |       |
| Module Pwr Up Max Duration <sup>7</sup>            | Maximum duration of Module Pwr Up state.                                                                                                                                   | see CMIS memory P01h: B167 |     |     |      | 7    |       |
| Module Pwr Dn Max Duration <sup>7</sup>            | lule Pwr Dn Max Duration Maximum duration of Module Pwr Dn state. see CMIS memory P01h: B167                                                                               |                            |     |     | 7    |      |       |



### **MODULE MANAGEMENT TIMING CHARACTERISTICS**

# A. Common Management Interface Specification (CMIS) - Continued

| Parameter                        | Conditions                                                                                                                           | Symbol | Min | Тур | Max | Unit | Notes |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|------|-------|
| I/O timing for squelch & disable |                                                                                                                                      |        |     |     |     |      |       |
| Rx Squelch Assert Time           | Time from loss of Rx input signal until the squelched output condition is reached.                                                   |        |     |     | 15  | ms   |       |
| Rx Squelch Deassert Time         | Time from resumption of Rx input signals until normal Rx output condition is reached.                                                |        |     |     | 15  | ms   |       |
| Tx Squelch Assert Time           | Time from loss of Tx input signal until the squelched output condition is reached.                                                   |        |     |     | 400 | ms   |       |
| Tx Squelch Deassert Time         | Time from resumption of Tx input signal until the normal Tx output condition is reached.                                             |        |     |     | 10  | S    |       |
| Rx Output Disable Assert Time    | Time from Rx Output Disable bit set (value = 1b) <sup>4</sup> until Rx output falls below 10% of nominal                             |        |     |     | 100 | ms   | 4     |
| Rx Output Disable Deassert Time  | Time from Rx Output Disable bit cleared (value = 0b) <sup>4</sup> until Rx output rises above 90% of nominal                         |        |     |     | 100 | ms   | 4     |
| Squelch Disable Assert Time      | This applies to Rx and Tx Squelch and is the time from bit set (value = 1b) <sup>4</sup> until squelch functionality is disabled.    |        |     |     | 100 | ms   | 4     |
| Squelch Disable Deassert Time    | This applies to Rx and Tx Squelch and is the time from bit cleared (value = 0b) <sup>4</sup> until squelch functionality is enabled. |        |     |     | 100 | ms   | 4     |

#### **Notes:**

- 1. Power on is defined as the instant when supply voltages reach and remain at or above the minimum level specified
- 2. Measured from low to high SDA edge of the Stop condition of the read transaction
- 3. RxLOS condition is defined as (a) Rx input power below threshold or (b) DSP loss of signal
- 4. Measured from LOW to HIGH SDA signal transition of the STOP condition of the write transaction
- 5. Measured from low to high SDA edge of the Stop condition of the write transaction
- 6. Measured from the low to high SDA edge of the Stop condition of the Write transaction until the IntL for the state change Vout:IntL=Vol, unless the module advertises a less than 1 ms duration in which case there is no defined measurement.
- 7. Measured from the low to high SDA edge of the Stop condition of the Write transaction until the IntL for the state change Vout:IntL=Vol.

# **B. SFF-8636 Management Interface**

| Parameter                         | Conditions                                                                                            | Min | Max | Unit | Notes |
|-----------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|------|-------|
| Soft control and status functions |                                                                                                       |     |     |      |       |
| Initialization time               | Time from loss of Rx input signal until the squelched output condition is reached.                    |     | 120 | S    | 2.3   |
| Reset Init Assert Time            | Minimum pulse time on the ResetL signal to initiate a module reset.                                   | 10  |     | μs   |       |
| Serial Bus Hardware Ready Time    | Time from power on until the module responds to data transmission over the two-wire serial bus.       |     | 2   | S    | 2     |
| Monitor Data Ready Time           | Time from power on to Data_Not_Ready, Byte 2 bit 0, cleared to 0 and IntL output pulled low.          |     | 2   | S    | 2     |
| Reset Assert Time                 | Time from a rising edge on the ResetL input until the module is fully functional                      |     | 120 | S    | 3     |
| LPMode/TxDis mode change time     | Time to change between LPMode and TxDis modes of the dual-mode signal LPMode/TxDis.                   |     | 100 | ms   |       |
| LPMode Assert Time                | Time from when the host releases LPMode to high until module power consumption reaches Power Class 1. |     | 100 | ms   |       |



### **MODULE MANAGEMENT TIMING CHARACTERISTICS**

# B. SFF-8636 Management Interface - Continued

| Parameter                        | Conditions                                                                                                                                                    | Max | Unit | Notes |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|
| LPMode Deassert Time             | Time from when the host pulls LPMode low until the module is fully functional.                                                                                | 120 | S    | 3     |
| IntL/RxLOSL mode change time     | Time to change between IntL and RxLOSL modes of the dual-mode signal IntL/RxLOSL.                                                                             | 100 | ms   |       |
| IntL Assert Time                 | Time from occurrence of condition triggering an interrupt until IntL is low.                                                                                  | 200 | ms   |       |
| IntL Deassert Time               | Time from clear on read operation of associated flag until module releases IntL to high. This includes the time to clear Rx LOS, Tx Fault and other flag bits | 500 | μs   | 4     |
| RxLOSL Assert Time               | Time from optical loss of signal to RxLOSL signal pulled low by the module.                                                                                   | 1   | ms   |       |
| RxLOSL Deassert Time             | Time from optical signal above the LOS deassert threshold to when the module releases the RxLOSL signal to high.                                              | 3   | ms   |       |
| Tx Fault Assert Time             | Time from Tx Fault state to Tx Fault bit set to 1 and IntL pulled low by the module.                                                                          | 200 | ms   |       |
| Flag Assert Time                 | Time from condition triggering flag to associated flag bit set to 1 and IntL pulled low by the module.                                                        | 200 | ms   |       |
| Mask Assert Time                 | Time from mask bit set to 1 until the module is prevented from pulling IntL low when the associated flag is set high.                                         | 100 | ms   | 1     |
| Mask Deassert Time               | Time from mask bit cleared to 0 until module is enabled to pull IntL low when the associated flag is set high.                                                | 100 | ms   | 1     |
| I/O timing for squelch & disable |                                                                                                                                                               |     |      |       |
| Rx Squelch Assert Time           | Time from loss of Rx input signal until the squelched output condition is reached.                                                                            | 15  | ms   |       |
| Rx Squelch Deassert Time         | Time from resumption of Rx input signals until normal Rx output condition is reached.                                                                         | 15  | ms   |       |
| Tx Squelch Assert Time           | Time from loss of Tx input signal until the squelched output condition is reached.                                                                            | 400 | ms   |       |
| Tx Squelch Deassert Time         | Time from resumption of Tx input signals until normal Tx output condition is reached.                                                                         | 10  | S    |       |
| Tx Disable Assert Time           | Time from Tx Disable bit set to 1 until optical output falls below 10% of nominal.                                                                            | 1   | ms   | 1     |
| Tx Disable Deassert Time         | Time from Tx Disable bit cleared to 0 until optical output rises above 90% of nominal.                                                                        | 10  | S    | 1     |
| Rx Output Disable Assert Time    | Time from Rx Output Disable bit set to 1 until Rx output falls below 10% of nominal.                                                                          | 100 | ms   | 1     |
| Rx Output Disable Deassert Time  | Time from Rx Output Disable bit cleared to 0 until Rx output rises above 90% of nominal.                                                                      | 100 | ms   | 1     |
| Squelch Disable Assert Time      | This applies to Rx and Tx Squelch and is the time from bit cleared to 0 until squelch functionality is disabled.                                              | 100 | ms   | 1     |
| Squelch Disable Deassert Time    | This applies to Rx and Tx Squelch and is the time from bit set to 1 until squelch functionality is enabled.                                                   | 100 | ms   | 1     |

#### **Notes:**

- 1. Measured from rising edge of SDA during STOP sequence of write transaction.
- 2. Power on is defined as the instant when supply voltages reach and remain at or above the minimum level.
- 3. Fully functional is defined as the module being ready to transmit and receive valid signals and all management interface data, including monitors, being valid. It is indicated after Reset or hot plug by the module releasing IntL to high after the host has read a 0 from the Data\_Not\_Ready flag bit.
- 4. Measured from rising edge of SDA during STOP sequence of read transaction.



### **OPTICAL**

| Parameter                 | Conditions | Max | Unit | Notes |
|---------------------------|------------|-----|------|-------|
| Tx turn on time           | Warm start | 10  | S    | 1     |
| ix turn on time           | Cold start | 120 | S    |       |
| Rx acquisition time       | Warm start | 30  | ms   |       |
| RX acquisition time       | Cold start | 120 | S    |       |
| Tx/Rx channel tuning time |            | 30  | S    |       |

#### Notes:

1. Assumes the Tx/Rx laser is already tuned to the correct frequency.

#### **DIGITAL MANAGEMENT AND DIAGNOSTICS FUNCTIONS**

The 100G-QSFP28-DCOi QSFP28 module supports the digital management and diagnostics interface specified in the Common Management Interface Specification (CMIS) [16] with extensions specified in the OIF Coherent CMIS implementation agreement [17].

The 100G-QSFP28-DCOi QSFP28 module supports the diagnostics and management interface specified in the Specification for Management Interface for 4-lane Modules and Cables SFF-8636 [15], with limited control and monitoring of the coherent line interface.

### **MEMORY CONTENTS**

Per the Common Management Interface Specification (CMIS) [16] and the OIF Coherent CMIS implementation agreement [17] for 100G-QSFP28-DCOi.

Per the Specification for Management Interface for 4-lane Modules and Cables SFF-8636 [15] for 100G-QSFP28-DCOi.

#### **MECHANICAL SPECIFICATIONS**

The 100G-QSFP28-DCOi QSFP28 mechanical specifications are compliant to the applicable standards [3-7]. The pull tab color is White.



Figure 3 Preliminary 100G-QSFP28-DCOi mechanical outline